




版權說明:本文檔由用戶提供并上傳,收益歸屬內容提供方,若內容存在侵權,請進行舉報或認領
文檔簡介
DA-10009-001_v1.0|June2020
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
ApplicationNote
DocumentHistory
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE\*roman
ii
DA-10009-001_v1.0
Version
Date
DescriptionofChange
1.0
June11,2020
InitialRelease
TableofContents
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE\*roman
iii
TOC\o"1-2"\h\z\u
Introduction 1
PinandFunctionNames 3
Pinmux 3
DataSheet 4
TechnicalReferenceManual 4
ProductDesignGuide 5
DeveloperKitCarrierBoardSpecification 6
DesignFiles 7
Chip,Module,andCarrierBoardPinNamesandNumbers 8
ListofFigures
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE\*roman
iv
Figure1. I2S0orI2S1InterfaceConnectionstoCodec 6
Figure2. DesignSchematics 7
ListofTables
Table1. HardwareReferencesandFeaturesDocumentation 1
Table2. PinmuxI2SandMCLK 3
Table3. DataSheetI2S1andMCLKPinDescriptions 4
Table4. OEMDesignGuideAudioI2SandMCLKPinDescriptions 5
Table5. OEMDesignGuideAudioI2SandMCLKSignalConnections 6
Table6. I2SConnectionstoM.2KeyESocketonCarrierBoard 7
Table7. Chip,Module,andCarrierBoardPinout 8
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
1
Introduction
TheNVIDIA?JetsonXavierNX?seriesSystemonModule(SOM)isbuiltaroundtheNVIDIA?Xavier?SystemonChip(SoC).JetsonXavierNXdocumentationoftenreferstonamesofinterfaces,pins,functions,etc.,fromaSOMperspective.However,otherdocumentation(forexample,theTRM)willnecessarilytakeaSoCperspective.SomedocumentationwillreferencebothSOMandSoCnaming.Itisimportanttounderstandwhetheragivendocumentisusingpinnames/numbers,interfacenames/instances,andfunctionnames/instanceswithreferencetotheSOMortotheSoC.
Variousdocumentsareprovidedtohelpcustomersdesign,layout,build,andconfigureNVIDIA?Jetson?module-baseddesigns.
Table1
liststhemaindocumentsthatarefocusedonthehardwareorcontainreferencestohardwarefeatures.
Table1. HardwareReferencesandFeaturesDocumentation
DocumentCategory
DocumentNameforJetsonXavierNXDesigns
Description
DataSheet
JetsonXavierNXModuleDataSheet
Moduleoverview
Powerandsystemmanagement
Interfaceandsignaldescription
Electrical,package,andthermalspecifications
TechnicalReferenceManual(TRM)
Xavier(SoC)TechnicalReferenceManual
Addressmap
Chaptersperblock(functionaldescription,programmingguidelines,andregisters)
ProductDesignGuide
JetsonXavierNXProductDesignGuide
Power
Interfacechapters(connectionfiguresandtables,androutingguidelines)
CarrierBoardSpecification
JetsonXavierNXDeveloperKitCarrierBoardSpecification
DeveloperKitfeaturesanddescription
Expansionconnectorandinterfacedescriptions
Powerallocation
Pinmux
JetsonXavierNXModulePinmux
Modulepinnameandnumber,SoCballname
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
2
Introduction
DocumentCategory
DocumentNameforJetsonXavierNXDesigns
Description
SFIOandGPIOoptions
Wakes,strapsPORstate
Designfiles
JetsonXavierNXDeveloperKitCarrierBoardDesignFiles
Schematics,layout,billofmaterials(BOM)
Misc(Assydrawing,stack-up,gerbers,etc)
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
3
PinandFunctionNames
Therearedifferentpinandinterfacenamesinmanycasesonthemodulevs.chip.Somedocumentsarebasedonthechip,suchastheTRM,whileothersarebasedonthemodule,ormayhavebothchipandmoduletermsandnames.Thiscanleadtoconfusion.Itisimportanttousetherightdocumentandtounderstandwhetheratermornameisassociatedwithachip,modulepinnameornumber,aninterfacenameorinstance,orafunctionnameorinstance.
Pinmux
TheJetsonXavierNXmodulepinmux(pinmultiplexing)spreadsheethasthemodulepinnamesandpinnumbersinthefirsttwocolumns,andtheSoCballnameinthe3rdcolumn.TheGPIOsandSFIOfunctionsarecoveredinthepinmuxingarea.Theportionofthepinmuxin
Table2
includesoneoftheI2Sinterfaces.
Table2. PinmuxI2SandMCLK
MPIO
PinMuxing
SignalName
Pin#
SoCBallName
GPIO
SFIO0
SFIO1
SFIO2
SFIO3
GPIO09
211
AUD_MCLK
GPIO3_PS.04
AUD_MCLK
–
–
–
I2S1_SCLK
226
DAP3_SCLK
GPIO3_PT.01
I2S3_SCLK
DMIC1_DAT
–
–
I2S1_DOUT
220
DAP3_DOUT
GPIO3_PT.02
I2S3_SDATA_OUT
DMIC1_CLK
–
–
I2S1_DIN
222
DAP3_DIN
GPIO3_PT.03
I2S3_SDATA_IN
DMIC2_DAT
–
–
I2S1_FS
224
DAP3_FS
GPIO3_PT.04
I2S3_LRCK
DMIC2_CLK
–
–
Inthecaseshownin
Table2
,foroneoftheI2Sinterfacesthatareavailableonthemodulepins,thefollowingpin/functionnamesexist:
?Modulesignalnames:I2S1_xxx
?SoCchippinnames:DAP3_xxx
?SFIO0functionnames:I2S3_xxx
PinandFunctionNames
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
4
Thisshowsthatthemodulepinnames,chippinnames,andfunctionnamescanbedifferent.Whenreferringtothevariousdocuments,itisimportanttounderstandwhichnameformisapplicable.Forinstance,iftheTRMisaccessedforinformationonhowtoconfigurethepinsorfunctions,itisnecessarytoknowthattheTRMischipfocused.ItwillhaveSoCpinnameswhenreferringtothepins,suchasinthe“PinmuxRegister”section,orfunctionnamesifthefunctionisbeingconfigured.Inthecaseofthemoduledatasheet,themodulepinnamesarerelevant.Seethefollowing“TRM”and“DataSheet”sectionsfordetails.
DataSheet
Themoduledatasheetonlyusesthemodulepinnames.IfaprogrammerneededtoknowwhatSoCfunctiontoconfigure,itwouldbenecessarytolookateitherthepinmuxspreadsheetorOEMproductdesignguidetoknowwhatSoCfunctionisassociatedwiththatmodulepin.
Table3. DataSheetI2S1andMCLKPinDescriptions
Pin#
SignalName
Description
Direction
PinType
211
GPIO09
GPIO#9orAudioCodecMasterClock
Bidir
CMOS–1.8V
226
I2S1_SCLK
I2SAudioPort1Clock
Bidir
CMOS–1.8V
224
I2S1_FS
I2SAudioPort1Left/RightClock
Bidir
CMOS–1.8V
220
I2S1_DOUT
I2SAudioPort1DataOut
Output
CMOS–1.8V
222
I2S1_DIN
I2SAudioPort1DataIn
Input
CMOS–1.8V
TechnicalReferenceManual
Thetechnicalreferencemanual(TRM)isbasedonthechip(forexample,Xavier).Referencestopinnames(suchasDAP1)willbechippinnames.Therearealsoreferencestofunctions(suchasI2S1).TheseshouldmatchthenamesoffunctionsinthepinmuxspreadsheetorOEMproductdesignguide.ToknowwhatpinonthemoduleanSoCpinisassociatedwith,thepinmuxspreadsheetisthebestcrossreference,althoughtheOEMproductdesignguidehasthatinformationaswell.
ProductDesignGuide
Theproductdesignguidefocusesonthemodule,butmanyofthefiguresandpindescriptiontablesalsoincludetheSoCsignalassociatedwithamodulepinwhereapplicable.Thepartialtable
(Table4
)containsthesameI2Sinterfaceusedastheexampleintheearlierdocumentsections.Boththemodule(JetsonXavierNX)andSoCpinnamesareshown.
Table4. OEMDesignGuideAudioI2SandMCLKPinDescriptions
Pin#
ModulePinName
SoCSignal
Usage/Description
RecommendedUsage
Direction
PinType
211
GPIO09
AUD_MCLK
GPIO#9orAudioCodecMasterClock
AudioDevice
Output
CMOS–1.8V
226
I2S1_SCLK
DAP3_SCLK
I2SAudioPort1Clock
AudioDevice(i.e.M.2KeyE)
Bidir
224
I2S1_FS
DAP3_FS
I2SAudioPort1Left/RightClock
Bidir
220
I2S1_DOUT
DAP3_DOUT
I2SAudioPort1DataOut
Output
222
I2S1_DIN
DAP3_DIN
I2SAudioPort1DataIn
Input
Figure1
alsoshowstheI2SinterfaceconnectedtoanAudioCodecandincludesthemodulepinnamesandCodecpinnames.
Figure1. I2S0orI2S1InterfaceConnectionstoCodec
Thefollowingaudioconnectionstablecontainsonlythemodulepinnames,orfunctionnamesinparenthesisifnecessary,forclarity.
Table5. OEMDesignGuideAudioI2SandMCLKSignalConnections
ModulePinName
Type
Termination
Description
I2S[1:0]_SCLK
I/O
I2SSerialClock:ConnecttoI2S/PCMCLKpinofaudiodevice.
I2S[1:0]_FS
I/O
I2SFrameSelect(Left/RightClock):Connecttocorrespondingpinofaudiodevice.
I2S[1:0]_DOUT
I/O
I2SDataOutput:Connecttodatainputpinofaudiodevice.
I2S[1:0]_DIN
I
I2SDataInput:Connecttodataoutputpinofaudiodevice.
GPIO09
O
AudioCodecMasterClock:Connecttoclockpinofaudiocodec.
DeveloperKitCarrierBoardSpecification
Thedeveloperkitspecificationusesmodule(JetsonXavierNX)pinnamesandpinnumbersfromthecarrierboardreferencedesign.IfitisnecessarytoknowthecorrespondingSoCnameorfunction,thepinmuxshouldbereferenced(thedesignguidealsocontainsthisinformation).
Table6. I2SConnectionstoM.2KeyESocketonCarrierBoard
Pin#(M.2)
ModulePinName
ModulePin#
Usage/Description
Type/Dir
8
I2S1_CLK
226
I2S#1Clock
Bidir
10
I2S1_FS
224
I2S#1Left/RightClock
Bidir
12
I2S1_DIN
222
I2S#1DataIn
Input
14
I2S1_DOUT
220
I2S#1DataOut
Output
DesignFiles
Thedesignfiles(schematics,layout,etc.)alsocontainonlymodulepinnamesandnetnames.LooktothepinmuxorOEMdesignguideifitisnecessarytoknowwhichchippinisassociatedwithamodulepinname.
Figure2.DesignSchematics
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
8
Chip,Module,andCarrierBoardPinNamesandNumbers
Theinformationprovidedinthefollowingtablecanbefoundinvarioushardwaredocumentation(asdescribedwithinthisapplicationnote)
.Table7
providesaconsolidationofthisinformationforyourconvenience.
Table7. Chip,Module,andCarrierBoardPinout
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
1
GND
GND
?
2
GND
GND
?
3
CSI1_D0_N
CSI1_D0_N
CSI_B_D0_N
4
CSI0_D0_N
CSI0_D0_N
CSI_A_D0_N
5
CSI1_D0_P
CSI1_D0_P
CSI_B_D0_P
6
CSI0_D0_P
CSI0_D0_P
CSI_A_D0_P
7
GND
GND
?
8
GND
GND
?
9
CSI1_CLK_N
CSI1_CLK_N
CSI_B_CLK_N
10
CSI0_CLK_N
CSI0_CLK_N
CSI_A_CLK_N
11
CSI1_CLK_P
CSI1_CLK_P
CSI_B_CLK_P
12
CSI0_CLK_P
CSI0_CLK_P
CSI_A_CLK_P
13
GND
GND
?
14
GND
GND
?
15
CSI1_D1_N
CSI1_D1_N
CSI_B_D1_N
16
CSI0_D1_N
CSI0_D1_N
CSI_A_D1_N
17
CSI1_D1_P
CSI1_D1_P
CSI_B_D1_P
18
CSI0_D1_P
CSI0_D1_P
CSI_A_D1_P
19
GND
GND
?
20
GND
GND
?
21
CSI3_D0_N
CSI3_D0_N
CSI_D_D0_N
Chip,Module,andCarrierBoardPinNamesandNumbers
NVIDIAJetsonXavierNXPinandFunctionNamesGuide
DA-10009-001_v1.0|
PAGE
10
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
22
CSI2_D0_N
CSI2_D0_N
CSI_C_D0_N
23
CSI3_D0_P
CSI3_D0_P
CSI_D_D0_P
24
CSI2_D0_P
CSI2_D0_P
CSI_C_D0_P
25
GND
GND
?
26
GND
GND
?
27
CSI3_CLK_N
CSI3_CLK_N
CSI_D_CLK_N
28
CSI2_CLK_N
CSI2_CLK_N
CSI_C_CLK_N
29
CSI3_CLK_P
CSI3_CLK_P
CSI_D_CLK_P
30
CSI2_CLK_P
CSI2_CLK_P
CSI_C_CLK_P
31
GND
GND
?
32
GND
GND
?
33
CSI3_D1_N
CSI3_D1_N
CSI_D_D1_N
34
CSI2_D1_N
CSI2_D1_N
CSI_C_D1_N
35
CSI3_D1_P
CSI3_D1_P
CSI_D_D1_P
36
CSI2_D1_P
CSI2_D1_P
CSI_C_D1_P
37
GND
GND
?
38
GND
GND
?
39
DP0_TXD0_N
DP0_TXD0_N
HDMI_DP0_TXD0_N
40
CSI4_D2_N
CSI4_D2_N
CSI_F_D0_N
41
DP0_TXD0_P
DP0_TXD0_P
HDMI_DP0_TXD0_P
42
CSI4_D2_P
CSI4_D2_P
CSI_F_D0_P
43
GND
GND
?
44
GND
GND
?
45
DP0_TXD1_N
DP0_TXD1_N
HDMI_DP0_TXD1_N
46
CSI4_D0_N
CSI4_D0_N
CSI_E_D0_N
47
DP0_TXD1_P
DP0_TXD1_P
HDMI_DP0_TXD1_P
48
CSI4_D0_P
CSI4_D0_P
CSI_E_D0_P
49
GND
GND
?
50
GND
GND
?
51
DP0_TXD2_N
DP0_TXD2_N
HDMI_DP0_TXD2_N
52
CSI4_CLK_N
CSI4_CLK_N
CSI_E_CLK_N
53
DP0_TXD2_P
DP0_TXD2_P
HDMI_DP0_TXD2_P
54
CSI4_CLK_P
CSI4_CLK_P
CSI_E_CLK_P
55
GND
GND
?
56
GND
GND
?
57
DP0_TXD3_N
DP0_TXD3_N
HDMI_DP0_TXD3_N
58
CSI4_D1_N
CSI4_D1_N
CSI_E_D1_N
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
59
DP0_TXD3_P
DP0_TXD3_P
HDMI_DP0_TXD3_P
60
CSI4_D1_P
CSI4_D1_P
CSI_E_D1_P
61
GND
GND
?
62
GND
GND
?
63
DP1_TXD0_N
HDMI_TX2_N
HDMI_DP1_TXD0_N
64
CSI4_D3_N
CSI4_D3_N
CSI_F_D1_N
65
DP1_TXD0_P
HDMI_TX2_P
HDMI_DP1_TXD0_P
66
CSI4_D3_P
CSI4_D3_P
CSI_F_D1_P
67
GND
GND
?
68
GND
GND
?
69
DP1_TXD1_N
HDMI_TX1_N
HDMI_DP1_TXD1_N
70
DSI_D0_N
CSI5_D0_N
CSI_G_D0_N
71
DP1_TXD1_P
HDMI_TX1_P
HDMI_DP1_TXD1_P
72
DSI_D0_P
CSI5_D0_P
CSI_G_D0_P
73
GND
GND
?
74
GND
GND
?
75
DP1_TXD2_N
HDMI_TX0_N
HDMI_DP1_TXD2_N
76
DSI_CLK_N
CSI5_CLK_N
CSI_G_CLK_N
77
DP1_TXD2_P
HDMI_TX0_P
HDMI_DP1_TXD2_P
78
DSI_CLK_P
CSI5_CLK_P
CSI_G_CLK_P
79
GND
GND
?
80
GND
GND
?
81
DP1_TXD3_N
HDMI_TXC_N
HDMI_DP1_TXD3_N
82
DSI_D1_N
CSI5_D1_N
CSI_G_D1_N
83
DP1_TXD3_P
HDMI_TXC_P
HDMI_DP1_TXD3_P
84
DSI_D1_P
CSI5_D1_P
CSI_G_D1_P
85
GND
GND
?
86
GND
GND
?
87
GPIO00
USB0_VBUS_DET*
USB_VBUS_EN0
88
DP0_HPD
DP0_HPD
DP_AUX_CH0_HPD
89
SPI0_MOSI
SPI0_MOSI
SPI1_MOSI
90
DP0_AUX_N
DP0_AUX_N
DP_AUX_CH0_N
91
SPI0_SCK
SPI0_SCK
SPI1_SCK
92
DP0_AUX_P
DP0_AUX_P
DP_AUX_CH0_P
93
SPI0_MISO
SPI0_MISO
SPI1_MISO
94
HDMI_CEC
HDMI_CEC
HDMI_CEC
95
SPI0_CS0*
SPI0_CS0
SPI1_CS0
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
96
DP1_HPD
HDMI_HPD
DP_AUX_CH1_HPD
97
SPI0_CS1*
SPI0_CS1
SPI1_CS1
98
DP1_AUX_N
HDMI_DDC_SDA
DP_AUX_CH1_N
99
UART0_TXD
UART0_TXD
UART2_TX
100
DP1_AUX_P
HDMI_DDC_SCL
DP_AUX_CH1_P
101
UART0_RXD
UART0_RXD
UART2_RX
102
GND
GND
?
103
UART0_RTS*
UART0_RTS
UART2_RTS
104
SPI1_MOSI
SPI1_MOSI
SPI3_MOSI
105
UART0_CTS*
UART0_CTS
UART2_CTS
106
SPI1_SCK
SPI1_SCK
SPI3_SCK
107
GND
GND
?
108
SPI1_MISO
SPI1_MISO
SPI3_MISO
109
USB0_D_N
USB0_AP_N
USB0_DN
110
SPI1_CS0*
SPI1_CS0
SPI3_CS0
111
USB0_D_P
USB0_AP_P
USB0_DP
112
SPI1_CS1*
SPI1_CS1
SPI3_CS1
113
GND
GND
?
114
CAM0_PWDN
CAM0_PWDN
SOC_GPIO04
115
USB1_D_N
USB1_AP_N
USB1_DN
116
CAM0_MCLK
CAM0_MCLK
EXTPERIPH1_CLK
117
USB1_D_P
USB1_AP_P
USB1_DP
118
GPIO01
GPIO01
SOC_GPIO41
119
GND
GND
?
120
CAM1_PWDN
CAM1_PWDN
SOC_GPIO05
121
USB2_D_N
USB2_AP_N
USB2_DN
122
CAM1_MCLK
CAM1_MCLK
EXTPERIPH2_CLK
123
USB2_D_P
USB2_AP_P
USB2_DP
124
GPIO02
BT_M2_WAKE_AP
SOC_GPIO23
125
GND
GND
?
126
GPIO03
BT_M2_EN
SPI2_SCK
127
GPIO04
PWR_LED_CTRL
SPI2_MISO
128
GPIO05
W_DISABLE1_CTRL
SPI2_MOSI
129
GND
GND
?
130
GPIO06
CAM_MUX_SEL
SPI2_CS0_N
131
PCIE0_RX0_N
PCIE0_RX0_N
NVHS0_RX0_N
132
GND
GND
?
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
133
PCIE0_RX0_P
PCIE0_RX0_P
NVHS0_RX0_P
134
PCIE0_TX0_N
PCIE0_TX0_N
NVHS0_TX0_N
135
GND
GND
?
136
PCIE0_TX0_P
PCIE0_TX0_P
NVHS0_TX0_P
137
PCIE0_RX1_N
PCIE0_RX1_N
NVHS0_RX1_N
138
GND
GND
?
139
PCIE0_RX1_P
PCIE0_RX1_P
NVHS0_RX1_P
140
PCIE0_TX1_N
PCIE0_TX1_N
NVHS0_TX1_N
141
GND
GND
?
142
PCIE0_TX1_P
PCIE0_TX1_P
NVHS0_TX1_P
143
CAN_RX
CAN_RX
CAN0_DIN
144
GND
GND
?
145
CAN_TX
CAN_TX
CAN0_DOUT
146
GND
GND
?
147
GND
GND
?
148
PCIE0_TX2_N
PCIE0_TX2_N
NVHS0_TX2_N
149
PCIE0_RX2_N
PCIE0_RX2_N
NVHS0_RX2_N
150
PCIE0_TX2_P
PCIE0_TX2_P
NVHS0_TX2_P
151
PCIE0_RX2_P
PCIE0_RX2_P
NVHS0_RX2_P
152
GND
GND
?
153
GND
GND
?
154
PCIE0_TX3_N
PCIE0_TX3_N
NVHS0_TX3_N
155
PCIE0_RX3_N
PCIE0_RX3_N
NVHS0_RX3_N
156
PCIE0_TX3_P
PCIE0_TX3_P
NVHS0_TX3_P
157
PCIE0_RX3_P
PCIE0_RX3_P
NVHS0_RX3_P
158
GND
GND
?
159
GND
GND
?
160
PCIE0_CLK_N
PCIE0_CLK_N
PEX_CLK5NorNVHS0_REFCLK_N
161
USBSS_RX_N
USBSS_TX_HUB_N
UPHY_RX1_N
162
PCIE0_CLK_P
PCIE0_CLK_P
PEX_CLK5PorNVHS0_REFCLK_P
163
USBSS_RX_P
USBSS_TX_HUB_P
UPHY_RX1_P
164
GND
GND
?
165
GND
GND
?
166
USBSS_TX_N
USBSS_TX_N
UPHY_TX1_N
167
PCIE1_RX0_N
PCIE1_RX0_N
UPHY_RX0_N
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
168
USBSS_TX_P
USBSS_TX_P
UPHY_TX1_P
169
PCIE1_RX0_P
PCIE1_RX0_P
UPHY_RX0_P
170
GND
GND
?
171
GND
GND
?
172
PCIE1_TX0_N
PCIE1_TX0_N
UPHY_TX0_N
173
PCIE1_CLK_N
PCIE1_CLK_N
PEX_CLK1_N
174
PCIE1_TX0_P
PCIE1_TX0_P
UPHY_TX0_P
175
PCIE1_CLK_P
PCIE1_CLK_P
PEX_CLK1_P
176
GND
GND
?
177
GND
GND
?
178
MOD_SLEEP*
MOD_SLEEP*
SOC_PWR_REQ
179
PCIE_WAKE*
PCIE_WAKE
PEX_WAKE_N
180
PCIE0_CLKREQ*
PCIE0_CLKREQ
PEX_L5_CLKREQ_N
181
PCIE0_RST*
PCIE0_RST
PEX_L5_RST_N
182
PCIE1_CLKREQ_N
PCIE1_CLKREQ
PEX_L1_CLKREQ_N
183
PCIE1_RST_N
PCIE1_RST
PEX_L1_RST_N
184
GBE_MDI0_N
GBE_MDI0_N
?
185
I2C0_SCL
ID_I2C_SCL
GEN2_I2C_SCL
186
GBE_MDI0_P
GBE_MDI0_P
?
187
I2C0_SDA
ID_I2C_SDA
GEN2_I2C_SDA
188
GBE_LED_LINK
GBE_LED_LINK
?
189
I2C1_SCL
I2C1_SCL
DP_AUX_CH3_P
190
GBE_MDI1_N
GBE_MDI1_N
?
191
I2C1_SDA
I2C1_SDA
DP_AUX_CH3_N
192
GBE_MDI1_P
GBE_MDI1_P
?
193
I2S0_DOUT
I2S0_SDOUT
DAP5_DOUT
194
GBE_LED_ACT
GBE_LED_ACT
?
195
I2S0_DIN
I2S0_SDIN
DAP5_DIN
196
GBE_MDI2_N
GBE_MDI2_N
?
197
I2S0_FS
I2S0_LRCK
DAP5_FS
198
GBE_MDI2_P
GBE_MDI2_P
?
199
I2S0_SCLK
I2S0_SCLK
DAP5_SCLK
200
GND
GND
?
201
GND
GND
?
202
GBE_MDI3_N
GBE_MDI3_N
?
203
UART1_TXD
UART1_TXD
UART1_TX
204
GBE_MDI3_P
GBE_MDI3_P
?
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
205
UART1_RXD
UART1_RXD
UART1_RX
206
GPIO07
GPIO07
SOC_GPIO44
207
UART1_RTS*
UART1_RTS
UART1_RTS
208
GPIO08
FAN_TACH
SOC_GPIO22
209
UART1_CTS*
UART1_CTS
UART1_CTS
210
CLK_32K_OUT
SUSCLK_32KHZ
(PMICGPIO432KCLKOut)
211
GPIO09
GPIO09
AUD_MCLK
212
GPIO10
M2E_ALERT*
SOC_GPIO21
213
CAM_I2C_SCL
CAM_I2C_SCL
CAM_I2C_SCL
214
FORCE_RECOVERY*
FORCE_RECOVERY*
FORCE_RECOVERY_N
215
CAM_I2C_SDA
CAM_I2C_SDA
CAM_I2C_SDA
216
GPIO11
GPIO11
SOC_GPIO42
217
GND
GND
?
218
GPIO12
GPIO12
TOUCH_CLK
219
SDMMC_DAT0
SDIO_D0
SDMMC3_DAT0
220
I2S1_DOUT
I2S1_SDOUT
DAP3_DOUT
221
SDMMC_DAT1
SDIO_D1
SDMMC3_DAT1
222
I2S1_DIN
I2S1_SDIN
DAP3_DIN
223
SDMMC_DAT2
SDIO_D2
SDMMC3_DAT2
224
I2S1_FS
I2S1_LRCK
DAP3_FS
225
SDMMC_DAT3
SDIO_D3
SDMMC3_DAT3
226
I2S1_SCLK
I2S1_SCLK
DAP3_SCLK
227
SDMMC_CMD
SDIO_CMD
SDMMC3_CMD
228
GPIO13
GPIO13
SOC_GPIO54
229
SDMMC_CLK
SDIO_CLK
SDMMC3_CLK
230
GPIO14
FAN_PWM
SOC_GPIO12
231
GND
GND
?
232
I2C2_SCL
I2C2_SCL
GEN1_I2C_SCL
233
SHUTDOWN_REQ*
SHUTDOWN_REQ*
?
234
I2C2_SDA
I2C2_SDA
GEN1_I2C_SDA
235
PMIC_BBAT
BBAT
(PMICBBATT)
236
UART2_TXD
UART2_TXD
UART3_TX
237
POWER_EN
POWER_EN
(PMICEN0throughconverterlogic)
238
UART2_RXD
UART2_RXD
UART1_RX
239
SYS_RESET*
SYS_RST*
SYS_RESET_IN_N
240
SLEEP/WAKE*
PWR_BTN*
POWER_ON
Conn.Pin#
CarrierBoardSymbolPinName
CarrierBoardNetName
SoCPinName
241
GND
GND
?
242
GND
GND
?
243
GND
GND
?
244
GND
GND
?
245
GND
GND
?
246
GND
GND
?
247
GND
GND
?
248
GND
GND
?
249
GND
GND
?
250
GND
GND
?
251
VDD_IN
VDD_5V_SYS
?
252
VDD_IN
VDD_5V_SYS
?
253
VDD_IN
VDD_5V_SYS
?
254
VDD_IN
VDD_5V_SYS
?
255
VDD_IN
VDD_5V_SYS
?
256
VDD_IN
VDD_5V_SYS
?
257
VDD_IN
VDD_5V_SYS
?
258
VDD_IN
VDD_5V_SYS
?
259
VDD_IN
VDD_5V_SYS
?
260
VDD_IN
VDD_5V_SYS
?
Notice
Thisdocumentisprovidedforinformationpurposesonlyandshallnotberegardedasawarrantyofacertainfunctionality,condition,orqualityofaproduct.NVIDIACorporation(“NVIDIA”)makesnorepresentationsorwarranties,expressedorimplied,astotheaccuracyorcompletenessoftheinformationcontainedinthisdocumentandassumesnoresponsibilityforanyerrorscontainedherein.NVIDIAshallhavenoliabilityfortheconsequencesoruseofsuchinformationorforanyinfringementofpatentsorotherrightsofthirdpartiesthatmayresultfromitsuse.Thisdocumentisnotacommitmenttodevelop,release,ordeliveranyMaterial(definedbelow),code,orfunctionality.
NVIDIAreservestherighttomakecorrections,modifications,enhancements,improvements,andanyotherchangestothisdocument,atanytimewithoutnotice.
Customershouldobtainthelatestrelevantinformationbeforeplacingordersandshouldverifythatsuchinformationiscurrentandcomplete.NVIDIAproductsaresoldsubjecttotheNVIDIAstandardtermsandconditionsofsalesuppliedatthetimeoforderacknowledgement,unlessotherwiseagreedinanindividualsalesagreementsignedbyauthorizedrepresentativesofNVIDIAandcustomer(“TermsofSale”).NVIDIAherebyexpresslyobjectstoapplyinganycustomergeneraltermsandconditionswithregardstothepurchaseoftheNVIDIAproductreferencedinthisdocument.No
contractualobligationsareformedeitherdirectlyorindirectlybythisdocument.
UnlessspecificallyagreedtoinwritingbyNVIDIA,NVIDIAproductsarenotdesigned,authorized,orwarrantedtobesuitableforuseinmedical,military,aircraft,space,orlifesupportequipment,norinapplicationswherefailureormalfunctionoftheNVIDIAproductcanreasonablybeexpectedtoresultinpersonalinjury,death,orpropertyorenvironmentaldamage.NVIDIAacceptsnoliabilityforinclusionand/oruseofNVIDIAproductsinsuchequipmentorapplicationsandthereforesuchinclusionand/oruseisatcustomer’sownrisk.
NVIDIAmakesnorepresentationorwarrantythatproductsbasedonthisdocumentwillbesuitableforanyspecifieduse.TestingofallparametersofeachproductisnotnecessarilyperformedbyNVIDIA.Itiscustomer’ssoleresponsibilitytoevaluateanddeterminetheapplicabilityofanyinformationcontainedinthisdocument,ensuretheproductissuitableandfitfortheapplicationplannedbycustomer,andperformthenecessarytestingfortheapplicationinordertoavoidadefaultoftheapplicationortheproduct.Weaknessesincustomer’sproductdesignsmayaffectthequalityandreliabilityoftheNVIDIAproductandmayresultinadditionalordifferentconditionsand/orrequirementsbeyondthosecontainedinthisdocument.NVIDIAacceptsnoliabilityrelatedtoanydefault,damage,costs,orproblemwhichmaybebasedonorattributableto:(i)theuseoftheNVIDIAproductinanymannerthatiscontrarytothisdocumentor(ii)customerproductdesigns.
Nolicense,eitherexpressedorimplied,isgrantedunderanyNVIDIApatentright,copyright,orotherNVIDIAintellectualpropertyrightunderthisdocument.InformationpublishedbyNVIDIAregardingthird-partyproductsorservicesdoesnotconstitutealicensefromNVIDIAtousesuchproductsorservicesorawarrantyorendorsementthereof.Useofsuch
溫馨提示
- 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內容里面會有圖紙預覽,若沒有圖紙預覽就沒有圖紙。
- 4. 未經權益所有人同意不得將文件中的內容挪作商業(yè)或盈利用途。
- 5. 人人文庫網(wǎng)僅提供信息存儲空間,僅對用戶上傳內容的表現(xiàn)方式做保護處理,對用戶上傳分享的文檔內容本身不做任何修改或編輯,并不能對任何下載內容負責。
- 6. 下載文件中如有侵權或不適當內容,請與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準確性、安全性和完整性, 同時也不承擔用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。
最新文檔
- 保險計劃服務合同范例
- 光伏測量合同范例
- 幼兒發(fā)展心理基礎 教案 10幼兒的個性
- 2025年南平延平區(qū)區(qū)屬國有企業(yè)公開招聘筆試參考題庫附帶答案詳解
- 2025四川南充臨江東方發(fā)展實業(yè)集團有限公司招聘15人筆試參考題庫附帶答案詳解
- 產科臨床常見問題解答
- 2025中國東航東航數(shù)科校園招聘筆試參考題庫附帶答案詳解
- 2024首都文化科技集團有限公司人才招聘10人筆試參考題庫附帶答案詳解
- 2024西安咸陽國際機場招聘(第四批)筆試參考題庫附帶答案詳解
- 第6課 艱辛探索與建設成就 教學設計
- “沾化冬棗”優(yōu)勢特色產業(yè)培育方案(2021-2025年)
- 新能源技術創(chuàng)新2024年的可再生能源和智能電網(wǎng)發(fā)展趨勢
- 《草船借箭》課本劇劇本-4篇
- 人教版四年級數(shù)學下冊第三單元運算定律 大單元作業(yè)設計
- 醫(yī)療質量與醫(yī)療安全培訓課件
- 團體社會工作課件
- 中醫(yī)體質護理
- 碳酸鋰研究報告-中國碳酸鋰行業(yè)深度調研及發(fā)展研究報告(2024年)
- 神經總結考研面試3
- 水力發(fā)電的介紹課件
- 期中劃重點:《經典常談》重點題及答案
評論
0/150
提交評論