版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請進(jìn)行舉報或認(rèn)領(lǐng)
文檔簡介
Deog-KyoonJeongSeoulNationalUniversityHigh-SpeedSerialLink1Deog-KyoonJeongHigh-SpeedSerIntroductionHigh-speedI/OoverviewHotdesignissuesDesignexamplesSummaryOutline2IntroductionOutline2IntroductionMoore’slawPerformance&densityimprovementindigitalsystem1001011021031041051061071081980198419881992199620002004Gatesdensity1001011021031041980198419881992199620002004CPUperformance3IntroductionMoore’slaw1001011IntroductionMoore’slaw1001011021031041980198419881992199620002004CPUperformanceMemoryaccess1001011021031041051061071081980198419881992199620002004GatesdensitySignalpinsGrowinggaplimitssystemperformance!!4IntroductionMoore’slaw1001011DigitalSystemPerformanceCommunication-boundComputation-boundPerformancebottleneckThecostofarithmeticoperationischeapnow“PentiumPro”10~20cycles/Arithmeticoperation70cycles/DRAMaccess“Pentium4”20~30cycles/Arithmeticoperation500~600cycles/DRAMaccess5DigitalSystemPerformanceCommComputingSystemHigh-speedI/OisneededeverywhereNorthBridgeCPUSouthBridgeMemoryGraphicDiskLANDisplaySwitchLocalI/OLongdistanceSAN6ComputingSystemHigh-speedI/OParallelBus&SerialLinkGroupdata(Bus)SourcesynchronousMatchedtraceParallelBusCoreI/OClockDataCoreI/OSerialLinkCoreI/OSerialDataCoreI/OSingletracePlesiochronousClockembeddedindataClock&datarecovery7ParallelBus&SerialLinkGrouParallelvs.SerialParallelBusSerialLinkHardwareComplexityLowHighLatencyShortLongSpeed~200Mbps/pin~10Gbps/pinormoreManufacturingCostHighLowWorldismovingtoward“seriallink”or“serial-link-likeparallelbus”!!8Parallelvs.SerialParallelBuSerialLinkArchitectureReceiverTransmitterPLLFramerPCSSerializerDeframerClockrecoveryChannelPCSDeserializerTransmitter+Receiver=Transceiver9SerialLinkArchitectureReceivLinkComponentPhaseDetectorLoop-FilterVoltage-ControlledOscillatorMCKi(fin)VctrerrorCKo(fout)Phase-lockedLoop(PLL)Frequencymultiplication:fout=M·finJitterfilterZero-delaybuffer10LinkComponentPhaseLoop-VoltagLinkComponentHigh-speed,lowvoltageswinginterfaceUsually,differentialSmallswing-~severalhundredsmVZ0Z0ChannelDCblockTermination(R=Z0)VTTVRRToCDRDriverLimitingamp11LinkComponentHigh-speed,lowLinkComponentClock&datarecovery(CDR)circuitsNRZPhaseDetectorLoop-FilterVoltage-ControlledOscillatorDiVctrerrorDoCKrDecisioncircuitDiDoCKr0110100100012LinkComponentClock&datarecLinkPerformanceMetricEyediagram&jitterRandombitsequenceTbitEyediagramTbitTiminguncertainty:JitterJitterhistogramIdealRealistic13LinkPerformanceMetricEyediaLinkPerformanceMetricEyediagramexample–Nearend&farendPLLFramerDeframerClockrecoveryChannel14LinkPerformanceMetricEyediaLinkPerformanceMetricBit-errorrate(BER)Inmostseriallinkstandards,BER<10-12isspecifiedEyediagramJitterhistogramRecoveredclockBiterror!!JitterPDF=
f(x)15LinkPerformanceMetricBit-errHigh-SpeedLinkStandardsNorthBridgeCPUSouthBridgeMemoryGraphicDiskLANDisplaySwitchLocalI/OSANDVILVDSEthernetSATASONET/SDHFibreChannelInfiniBandPCIExpressHyperTransportRDRAMXDR16High-SpeedLinkStandardsNorthIndustryRoadmaps0.1G1G10G100GData-rateEthernetSONET/SDHFastEthernetGigabitEthernet10GEthernetOC-48OC-192OC-768SATAOC-12XAUIGen1Gen2Gen3PCIExpressPCIe1.0PCIe2.0(?)FibreChannelFC-PI-1FC-PI-210GFCDVIVGAUXGASXGAYear2005,worldishere!!17IndustryRoadmaps0.1G1G10G100GDigitalVisualInterface(DVI)PCdisplay–CRT(analog)LCD(digital)DVI–DigitalVisualInterfaceAnalogDigital18DigitalVisualInterface(DVI)DigitalVisualInterface(DVI)TMDSTransitionminimizeddifferentialsignalingEMIreductionTMDSencoderPLLGraphiccontrollerTMDSdecoderPLLDisplaycontroller19DigitalVisualInterface(DVI)HighDefinitionMultimediaInterface(HDMI)HDMIHigh-definitionmulti-mediainterfaceDigitalvideo+multi-channelaudiointerfaceforconsumerelectronicsCompatiblewithDVI20HighDefinitionMultimediaIntSerialATA(SATA)NextgenerationATAbuswithinPCboxEliminatesfatATAcablesPoint-to-pointconnection–1.5G/3G/6GParallelATAcablingSerialATAcabling21SerialATA(SATA)NextgeneratiTransceiverChipDesignTechnologyCMOS,InP,GaAs,SiGe,BiCMOS…CMOSwillbetheeventualwinner–Lowcost,high-integritySpeedPowerconsumptionAreaLevelofintegrationMixed-signalSoC–Seriallinkinterface+digitalcircuitryTrade-off!!22TransceiverChipDesignTechnolHotDesignIssuesPLLFramerDeframerClockrecoveryCMOSseriallinktransceiver23HotDesignIssuesPLLFramerDefrHotDesignIssuesPLLFramerDeframerClockrecoveryCMOSseriallinktransceiverPrecise-timinggeneration-High-frequency,lowjitterPLLHigh-performanceCDR-High-speedNRZPD-VariousCDRarchitecturesHigh-speedCMOScircuits-Logicgates,analogbufferChannellosscompensation-Equalizer24HotDesignIssuesPLLFramerDefrPreciseTiminggenerationVCOnoisePLLjitterDataeyejitterLownoise,high-frequencyVCOisrequiredPhaseDetectorLoop-FilterVoltage-ControlledOscillatorMCKi(fin)VctrerrorCKo(fout)25PreciseTiminggenerationVCOnVoltage-ControlledOscillatorPoorNoiseGoodLowFrequencyHighWideTuningrangeNarrowLowCostHighRingoscillatorMstagesdMTf21=Td=C·V/ILCtankoscillatorParasiticresistanceNegativegmOn-chipspiralLOn-chipvaractorvarLCfp21=26Voltage-ControlledOscillatorPHigh-SpeedCMOSCircuitsCurrent-modelogic(CML)ZLNMOSLogicRR+LR+T-coilCMOSlogicNMOSPull-downPMOSPull-upComplementaryIntermediateSpeedFastSmallAreaLargeSmallPowerconsumptionLargeHigh-speedlogicgates27High-SpeedCMOSCircuitsCurrenHigh-SpeedCMOSCircuitsHigh-speedbufferwithon-chipinductorShuntpeaking–InsertsazeroathighfrequencySeriespeaking–IsolatesthebufferoutputnodefromloadcapacitanceNormalShuntpeakingShuntpeakingShuntseriespeakingSeriespeakingShuntdouble-seriespeakingSeriespeaking28High-SpeedCMOSCircuitsHigh-sHigh-SpeedCDR–NRZPDHoggephase-detector–LinearPDFull-rateoperationMatchedup/downwhenlocked–LessnoisyDQDQDNUPCKDABDCKABUPDNAreadifferencePhaseerrorVeryshortpulse!!Phaseerror–Clockearly29High-SpeedCDR–NRZPDHoggepHigh-SpeedCDR–NRZPDAlexanderphase-detector–BinaryPDWithmulti-phaseclock–TimeinterleavingBang-bangcontrol–NoisyD0D1ABTClockearlyD0D1ABTClocklateUPDNDQDQDQDQBADNUPTCKD30High-SpeedCDR–NRZPDAlexandHigh-SpeedCDR–ArchitecturesPLL-basedCDR1PLL/channel–PrecisephasecontrolSuitableforhigh-speed,high-performancesystemNRZPhaseDetectorLoop-FilterVoltage-ControlledOscillatorDiVctrerrorDoCKrDecisioncircuitEitherlinearorbinary31High-SpeedCDR–ArchitecturesChannelLossBand-limitedchannelBondingwire,PCBtrace,connector,cable…SkineffectDielectricloss32ChannelLossBand-limitedchannChannelLossEffectInter-symbolinterference(ISI)00010111Time-4TB-3TB-2TB-TBTB2TB3TB4TB0Amplitude33ChannelLossEffectInter-symboChannelLossCompensationTX–Pre-emphasisWithpre-emphasisWithoutpre-emphasis34ChannelLossCompensationTX–ChannelLossCompensationRX–EqualizationContinuoustimeequalizergDinDoutHigh-passfilterCapacitivedegeneration35ChannelLossCompensationRX–DesignExamples40GbpstransmitterProcess–0.13CMOSPower–2.8WArea–2.53.6mm2Features20Gstanding-waveVCOShunt-doubleseriespeakingat10/20/40GbuffersActivefeedbackat20Gdivider410on-chipspiralinductors36DesignExamples40GbpstransmitDesignExamples40Gtransmitter–StandingwaveVCOVaractors37DesignExampl
溫馨提示
- 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
- 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
- 5. 人人文庫網(wǎng)僅提供信息存儲空間,僅對用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對任何下載內(nèi)容負(fù)責(zé)。
- 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時也不承擔(dān)用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。
最新文檔
- 二零二五版酒店安保服務(wù)與旅游安全監(jiān)管合同3篇
- 二零二五版擔(dān)保居間服務(wù)線上線下融合合同3篇
- 二零二五年砂石料采購合同2篇
- 二零二五版國際教育服務(wù)合同范本及學(xué)生權(quán)益保護(hù)條款3篇
- 二零二五年度變壓器安裝與環(huán)保排放標(biāo)準(zhǔn)合同3篇
- 樣板間裝修工程2025版知識產(chǎn)權(quán)合同3篇
- 二零二五版單位食堂餐飲服務(wù)設(shè)施租賃合同3篇
- 二零二五年辣椒種植與加工一體化項(xiàng)目合同3篇
- 二零二五版電子商務(wù)移動應(yīng)用開發(fā)與推廣合同2篇
- 二零二五年酒店會議室裝修與設(shè)備安裝服務(wù)合同3篇
- 新華健康體檢報告查詢
- 2024版智慧電力解決方案(智能電網(wǎng)解決方案)
- 公司SWOT分析表模板
- 小學(xué)預(yù)防流行性感冒應(yīng)急預(yù)案
- 肺癌術(shù)后出血的觀察及護(hù)理
- 生物醫(yī)藥大數(shù)據(jù)分析平臺建設(shè)-第1篇
- 基于Android的天氣預(yù)報系統(tǒng)的設(shè)計(jì)與實(shí)現(xiàn)
- 沖鋒舟駕駛培訓(xùn)課件
- 美術(shù)家協(xié)會會員申請表
- 聚合收款服務(wù)流程
- 中石化浙江石油分公司中石化溫州靈昆油庫及配套工程項(xiàng)目環(huán)境影響報告書
評論
0/150
提交評論