8位ALU(算術(shù)邏輯單元)verilog語(yǔ)言_第1頁(yè)
8位ALU(算術(shù)邏輯單元)verilog語(yǔ)言_第2頁(yè)
8位ALU(算術(shù)邏輯單元)verilog語(yǔ)言_第3頁(yè)
8位ALU(算術(shù)邏輯單元)verilog語(yǔ)言_第4頁(yè)
8位ALU(算術(shù)邏輯單元)verilog語(yǔ)言_第5頁(yè)
已閱讀5頁(yè),還剩5頁(yè)未讀, 繼續(xù)免費(fèi)閱讀

下載本文檔

版權(quán)說(shuō)明:本文檔由用戶(hù)提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請(qǐng)進(jìn)行舉報(bào)或認(rèn)領(lǐng)

文檔簡(jiǎn)介

大連理工大學(xué)城市學(xué)院 FPGA實(shí)驗(yàn)報(bào)告 實(shí)驗(yàn)內(nèi)容:8位ALU系別班級(jí):電子1004班學(xué)號(hào):姓名:日期:2013.4.14 一設(shè)計(jì)概述: 一種基于可編程邏輯器件FPGA和硬件描述語(yǔ)言的8位的ALU的設(shè)計(jì)方法。該ALU采用層次設(shè)計(jì)方法,有寄存器模塊、控制模塊和顯示模塊組成,能實(shí)現(xiàn)8位無(wú)符號(hào)數(shù)的取值、加減和4種邏輯運(yùn)算(與、或、異或、同或)。該ALU在QuartusII軟件環(huán)境下進(jìn)行功能仿真,通過(guò)DE2驗(yàn)證。二 設(shè)計(jì)功能:1、該處理器的數(shù)據(jù)寬度為8bit,可以實(shí)現(xiàn)算術(shù)加法、減法、邏輯與、邏輯或、邏輯非、邏輯與非、邏輯或非和邏輯異或等8種運(yùn)算。2、用選擇端opcode 2:0 選擇8種運(yùn)算,2個(gè)操作數(shù)分別是a_r 7:0和b_r7:0,運(yùn)算結(jié)果是alu_out7:0;并定義選擇如下。選擇端opcode2:0運(yùn)算結(jié)果解釋說(shuō)明000A操作數(shù)a_r7:0001B操作數(shù)b_r7:0010算術(shù)加法011算術(shù)減法100邏輯與101邏輯或110邏輯異或111邏輯同或3、使用DE2板上的3個(gè)撥碼開(kāi)關(guān)設(shè)置當(dāng)前ALU的運(yùn)算功能,再由8個(gè)撥碼開(kāi)關(guān)給定數(shù)據(jù)A和數(shù)據(jù)B,由一個(gè)按鍵key手動(dòng)提供脈沖。三 設(shè)計(jì)方案:本設(shè)計(jì)共有5個(gè)模塊。1)脈沖輸出器(key手動(dòng)脈沖),計(jì)數(shù)依次產(chǎn)生4個(gè)脈沖到各個(gè)部件,第一個(gè)脈沖啟動(dòng)信號(hào)。2)寄存器A,第二個(gè)脈沖來(lái)時(shí)鎖存數(shù)據(jù)A,并在數(shù)碼管上顯示。3)寄存器B,第三個(gè)脈沖來(lái)時(shí)鎖存數(shù)據(jù)B,并在數(shù)碼管上顯示。4)8位ALU,第四個(gè)脈沖來(lái)時(shí)進(jìn)行運(yùn)算,并鎖存結(jié)果alu_out。5)結(jié)果顯示器,將結(jié)果顯示通過(guò)DE2上的數(shù)碼管顯示。四 程序分析:主程序模塊:module alu8(clk,clk_r,rst,a,b,alu_out,opcode,sw_ab,HEX1, HEX0, HEX7, HEX6, HEX5, HEX4);input clk,rst,clk_r;input 7:0 sw_ab;input 2:0 opcode;output 6:0 HEX1, HEX0, HEX7, HEX6, HEX5, HEX4;output 7:0 a;output 7:0 b;output 7:0 alu_out;rega U1(.clk(clk),.rst(rst),.sw_ab(sw_ab),.a_r(a),.clk_r(clk_r),.HEX7(HEX7),. HEX6(HEX6);regb U2(.clk(clk),.rst(rst),.sw_ab(sw_ab),.b_r(b),.clk_r(clk_r),.HEX5(HEX5),. HEX4(HEX4);alur U3(.clk(clk),.rst(rst),.a_r(a),.b_r(b),.alu_out(alu_out),.opcode(opcode);digital U4(.clk_r(clk_r),.rst(rst),.alu_out(alu_out),.HEX1(HEX1),. HEX0(HEX0);endmodule第一位數(shù)A模塊:module rega (clk,clk_r,rst,sw_ab,a_r,HEX7,HEX6);input 7:0 sw_ab;input clk,clk_r,rst;output 7:0 a_r;reg 7:0 a_r;output reg6:0 HEX7,HEX6;reg 3:0 cnt;always (posedge clk or negedge rst)if(!rst) cnt=1d0;else if(cnt=5) cnt=1d0;else cnt=cnt+1d1;always (posedge clk or negedge rst)if(!rst) a_r=0;else if(cnt=1) a_r=sw_ab;else a_r=a_r;parameter seg0=7b1000000,seg1=7b1111001,seg2=7b0100100,seg3=7b0110000,seg4=7b0011001,seg5=7b0010010,seg6=7b0000010,seg7=7b1111000,seg8=7b0000000,seg9=7b0010000,sega=7b0001000,segb=7b0000011,segc=7b1000110,segd=7b0100001,sege=7b0000110,segf=7b0001110;always (posedge clk_r)case(a_r3:0)4h0: HEX66:0=seg0;4h1: HEX66:0=seg1;4h2: HEX66:0=seg2;4h3: HEX66:0=seg3;4h4: HEX66:0=seg4;4h5: HEX66:0=seg5;4h6: HEX66:0=seg6;4h7: HEX66:0=seg7;4h8: HEX66:0=seg8;4h9: HEX66:0=seg9;4ha: HEX66:0=sega;4hb: HEX66:0=segb;4hc: HEX66:0=segc;4hd: HEX66:0=segd;4he: HEX66:0=sege;4hf: HEX66:0=segf;default:HEX66:0=seg0;endcasealways (posedge clk_r)case(a_r7:4)4h0: HEX76:0=seg0;4h1: HEX76:0=seg1;4h2: HEX76:0=seg2;4h3: HEX76:0=seg3;4h4: HEX76:0=seg4;4h5: HEX76:0=seg5;4h6: HEX76:0=seg6;4h7: HEX76:0=seg7;4h8: HEX76:0=seg8;4h9: HEX76:0=seg9;4ha: HEX76:0=sega;4hb: HEX76:0=segb;4hc: HEX76:0=segc;4hd: HEX76:0=segd;4he: HEX76:0=sege;4hf: HEX76:0=segf;default:HEX76:0=seg0;endcaseendmodule第二位數(shù)B模塊:module regb (clk,clk_r,rst,sw_ab,b_r,HEX5,HEX4);input 7:0 sw_ab;input clk,clk_r,rst;output 7:0 b_r;reg 7:0 b_r;output reg6:0 HEX5,HEX4;reg 3:0 cnt;always (posedge clk or negedge rst)if(!rst) cnt=1d0;else if(cnt=5) cnt=1d0;else cnt=cnt+1d1;always (posedge clk or negedge rst)if(!rst) b_r=0;else if(cnt=2) b_r=sw_ab;else b_r=b_r;parameter seg0=7b1000000,seg1=7b1111001, seg2=7b0100100,seg3=7b0110000,seg4=7b0011001,seg5=7b0010010,seg6=7b0000010,seg7=7b1111000,seg8=7b0000000,seg9=7b0010000,sega=7b0001000,segb=7b0000011,segc=7b1000110,segd=7b0100001,sege=7b0000110,segf=7b0001110;always (posedge clk_r)case(b_r3:0)4h0: HEX46:0=seg0;4h1: HEX46:0=seg1;4h2: HEX46:0=seg2;4h3: HEX46:0=seg3;4h4: HEX46:0=seg4;4h5: HEX46:0=seg5;4h6: HEX46:0=seg6;4h7: HEX46:0=seg7;4h8: HEX46:0=seg8;4h9: HEX46:0=seg9;4ha: HEX46:0=sega;4hb: HEX46:0=segb;4hc: HEX46:0=segc;4hd: HEX46:0=segd;4he: HEX46:0=sege;4hf: HEX46:0=segf;default:HEX46:0=seg0;endcasealways (posedge clk_r)case(b_r7:4)4h0: HEX56:0=seg0;4h1: HEX56:0=seg1;4h2: HEX56:0=seg2;4h3: HEX56:0=seg3;4h4: HEX56:0=seg4;4h5: HEX56:0=seg5;4h6: HEX56:0=seg6;4h7: HEX56:0=seg7;4h8: HEX56:0=seg8;4h9: HEX56:0=seg9;4ha: HEX56:0=sega;4hb: HEX56:0=segb;4hc: HEX56:0=segc;4hd: HEX56:0=segd;4he: HEX56:0=sege;4hf: HEX56:0=segf;default:HEX56:0=seg0;endcaseendmodule運(yùn)算模塊:module alur(clk,rst,alu_out,a_r,b_r,opcode,zero);output 7:0 alu_out;output zero;input 7:0 a_r,b_r;input 2:0 opcode;input clk,rst;reg 7:0 alu_out;reg 3:0 cnt;parameter quA=3b000,quB=3b001,ADD=3b010,DEC=3b011,ANDD=3b100,XORR=3b101,XOR=3b110,NXOP=3b111;assign zero=!a_r;always (posedge clk or negedge rst)if(!rst) cnt=1d0;else if(cnt=5) cnt=1d0;else cnt=cnt+1d1;always (posedge clk or negedge rst)if(!rst) alu_out=0;else if(cnt=3) begincasex(opcode)quA: alu_out=a_r;quB: alu_out=b_r;ADD: alu_out=a_r+b_r;DEC: alu_out=a_r-b_r;ANDD: alu_out=a_r&b_r;XORR: alu_out=a_r|b_r;XOR: alu_out=a_rb_r;NXOP: alu_out=a_rb_r;default: alu_out=8bxxxx_xxxx;endcaseendelse alu_out=0;endmodule結(jié)果顯示模塊:module digital(clk_r,rst,alu_out,HEX1,HEX0);input 7:0 alu_out;input clk_r,rst;output reg6:0 HEX1,HEX0;parameter seg0=7b1000000,seg1=7b1111001, seg2=7b0100100,seg3=7b0110000,seg4=7b0011001,seg5=7b0010010,seg6=7b0000010,seg7=7b1111000,seg8=7b0000000,seg9=7b0010000,sega=7b0001000,segb=7b0000011,segc=7b1000110,segd=7b0100001,sege=7b0000110,segf=7b0001110;always (posedge clk_r)case(alu_out3:0)4h0: HEX06:0=seg0;4h1: HEX06:0=seg1;4h2: HEX06:0=seg2;4h3: HEX06:0=seg3;4h4: HEX06:0=seg4;4h5: HEX06:0=seg5;4h6: HEX06:0=seg6;4h7: HEX06:0=seg7;4h8: HEX06:0=seg8;4h9: HEX06:0=seg9;4ha: HEX06:0=sega;4hb: HEX06:0=segb;4hc: HEX06:0=segc;4hd: HEX06:0=segd;4he: HEX06:0=sege;4hf: HEX06:0=segf;default: HEX06:0=seg0;endcasealways (posedge clk_r)case(alu_out7:4)4h0: HEX16:0=seg0;4h1: HEX16:0=seg1;4h2: HEX16:0=seg2;4h3: HEX16:0=seg3;4h4: HEX16:0=seg4;4h5: HEX16:0=seg5;4h6: HEX16:0=seg6;4h7: HEX16:0=seg7;4h8: HEX16:0=seg8;4h

溫馨提示

  • 1. 本站所有資源如無(wú)特殊說(shuō)明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請(qǐng)下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請(qǐng)聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶(hù)所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁(yè)內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒(méi)有圖紙預(yù)覽就沒(méi)有圖紙。
  • 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
  • 5. 人人文庫(kù)網(wǎng)僅提供信息存儲(chǔ)空間,僅對(duì)用戶(hù)上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對(duì)用戶(hù)上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對(duì)任何下載內(nèi)容負(fù)責(zé)。
  • 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請(qǐng)與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶(hù)因使用這些下載資源對(duì)自己和他人造成任何形式的傷害或損失。

評(píng)論

0/150

提交評(píng)論